## Colin Yu Lin

## List of Publications by Year in descending order

Source: https://exaly.com/author-pdf/11343821/publications.pdf

Version: 2024-02-01

| 10<br>papers | 88<br>citations | 1937685<br>4<br>h-index | 5<br>g-index   |
|--------------|-----------------|-------------------------|----------------|
| 10           | 10              | 10                      | 79             |
| all docs     | docs citations  | times ranked            | citing authors |

| #  | Article                                                                                                                                                                                                             | IF  | CITATIONS |
|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|
| 1  | Design space exploration for sparse matrixâ€matrix multiplication on FPGAs. International Journal of Circuit Theory and Applications, 2013, 41, 205-219.                                                            | 2.0 | 19        |
| 2  | A Model for Matrix Multiplication Performance on FPGAs. , 2011, , .                                                                                                                                                 |     | 15        |
| 3  | Design space exploration for sparse matrix-matrix multiplication on FPGAs. , 2010, , .                                                                                                                              |     | 14        |
| 4  | A Computationally Efficient Reconfigurable FIR Filter Architecture Based on Coefficient Occurrence Probability. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2016, 35, 1297-1308. | 2.7 | 14        |
| 5  | Energy-efficient dataflow computations on FPGAs using application-specific coarse-grain architecture synthesis. Computer Architecture News, 2012, 40, 58-63.                                                        | 2.5 | 10        |
| 6  | FPGA High-level Synthesis versus Overlay. Computer Architecture News, 2017, 44, 92-97.                                                                                                                              | 2.5 | 5         |
| 7  | Operation scheduling for FPGA-based reconfigurable computers. , 2009, , .                                                                                                                                           |     | 3         |
| 8  | Timing-constrained minimum area/power FPGA memory mapping. , 2013, , .                                                                                                                                              |     | 3         |
| 9  | Low Cost 1D DCT Core for Multiple Video Codec. Chinese Journal of Electronics, 2016, 25, 1052-1057.                                                                                                                 | 1.5 | 3         |
| 10 | Automatic system architecture synthesis for FPGA-based reconfigurable computers., 2009,,.                                                                                                                           |     | 2         |